# Implementation and control of pipelineable fast IIR adaptive filters | メタデータ | 言語: jpn | |-------|-----------------------------------| | | 出版者: | | | 公開日: 2022-10-31 | | | キーワード (Ja): | | | キーワード (En): | | | 作成者: Takebe, Tsuyoshi | | | メールアドレス: | | | 所属: | | URL | https://doi.org/10.24517/00067727 | This work is licensed under a Creative Commons Attribution-NonCommercial-ShareAlike 3.0 International License. ## 1988 Fiscal Year Final Research Report Summary ### Implementation and control of pipelineable fast IIR adaptive filters Research Project | Project/Area Number | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 62550241 | | Research Category | | Grant-in-Aid for General Scientific Research (C) | | Allocation Type | | Single-year Grants | | Research Field | | 電子通信系統工学 | | Research Institution | | Kanazawa University | | Principal Investigator | | TSUYOSHI Takebe Faculty of Technology, Kanazawa University, Professor, 工学部, 教授 (20019699) | | Project Period (FY) | | 1987 – 1988 | | Keywords | | Adaptive filter / Echo canceller / All-pass network / Normalized LMS algorithm / Multi-signal processor implementation / シグナルプロセッサ応用 / マルチシグナルプロセッサ構成 / 直交関数系実現回路 | #### **Research Abstract** This paper studies design and implementation of a new IIR adaptive filter. The filter has a structure like a transversal filter replaced their delay elements by second order all-pass sections. Any two of their tap responses are orthogonal. System identification is studied. Summary of the results are as follows: 1) The poles of all-pass networks are allotted on the circle in the z-plane, which pole spacing is proportional to the group delay of the object system. The learning characteristics are superior to that of the frequency sampling adaptive filter. 2) In signal processor implementation of all-pass sections, state variable type has least operation steps. 3) For processing of colored signal, correlation removing algorithm is very effective, but variable step size algorithm is not. 4) Multiprocessor implementation is considered. An external RAM is shared with multiprocessors. All-pass part are pipe-linedly operated and weighting coefficients are adjusted with parallel processing. #### Research Products (8 results) Published: 1990-03-19