WEKO3
インデックスリンク
アイテム
{"_buckets": {"deposit": "d05ae286-9d2c-4c37-bb45-b96ba09d2f08"}, "_deposit": {"created_by": 3, "id": "7466", "owners": [3], "pid": {"revision_id": 0, "type": "depid", "value": "7466"}, "status": "published"}, "_oai": {"id": "oai:kanazawa-u.repo.nii.ac.jp:00007466", "sets": ["936"]}, "author_link": ["9899", "9895", "9900", "9896", "9894", "9898", "9893", "9897", "9892"], "item_4_biblio_info_8": {"attribute_name": "書誌情報", "attribute_value_mlt": [{"bibliographicIssueDates": {"bibliographicIssueDate": "2006-12-01", "bibliographicIssueDateType": "Issued"}, "bibliographicIssueNumber": "12", "bibliographicPageEnd": "3641", "bibliographicPageStart": "3634", "bibliographicVolumeNumber": "E89-A", "bibliographic_titles": [{"bibliographic_title": "IEICE Transactions on Fundamentals of Electronics, Communications and Computer Sciences"}]}]}, "item_4_description_21": {"attribute_name": "抄録", "attribute_value_mlt": [{"subitem_description": "We propose a voltage control scheme for 6T SRAM cells that makes a minimum operation voltage down to 0.3 V under DVS environment. A supply voltage to the memory cells and wordline drivers, bitline voltage, and body bias voltage of load pMOSFETs are controlled according to read and write operations, which secures operation margins even at a low operation voltage. A self-aligned timing control with a dummy wordline and its feedback is also introduced to guarantee stable operation in a wide range of the supply voltage. A measurement result of a 64-kb SRAM in a 90-nm process technology shows that a power reduction of 30 can be achieved at 100 MHz. In a 65-nm 64-Mb SRAM, a 74 power saving is expected at 1/6 of the maximum operating frequency. The performance penalty by the proposed scheme is less than 1, and area overhead is 5.6. Copyright © 2006 The Institute of Electronics, Information and Communication Engineers.", "subitem_description_type": "Abstract"}]}, "item_4_description_5": {"attribute_name": "提供者所属", "attribute_value_mlt": [{"subitem_description": "元・大学院自然科学研究科 ", "subitem_description_type": "Other"}, {"subitem_description": "現・神戸大学大学院自然科学研究科", "subitem_description_type": "Other"}]}, "item_4_publisher_17": {"attribute_name": "出版者", "attribute_value_mlt": [{"subitem_publisher": "Oxford University Press"}]}, "item_4_relation_12": {"attribute_name": "DOI", "attribute_value_mlt": [{"subitem_relation_type": "isVersionOf", "subitem_relation_type_id": {"subitem_relation_type_id_text": "10.1093/ietfec/e89-a.12.3634", "subitem_relation_type_select": "DOI"}}]}, "item_4_source_id_11": {"attribute_name": "NCID", "attribute_value_mlt": [{"subitem_source_identifier": "AA10826239", "subitem_source_identifier_type": "NCID"}]}, "item_4_source_id_9": {"attribute_name": "ISSN", "attribute_value_mlt": [{"subitem_source_identifier": "0916-8508", "subitem_source_identifier_type": "ISSN"}]}, "item_4_version_type_25": {"attribute_name": "著者版フラグ", "attribute_value_mlt": [{"subitem_version_resource": "http://purl.org/coar/version/c_ab4af688f83e57aa", "subitem_version_type": "AM"}]}, "item_creator": {"attribute_name": "著者", "attribute_type": "creator", "attribute_value_mlt": [{"creatorNames": [{"creatorName": "Morita, Yasuhiro"}], "nameIdentifiers": [{"nameIdentifier": "9892", "nameIdentifierScheme": "WEKO"}]}, {"creatorNames": [{"creatorName": "Fujiwara, Hidehiro"}], "nameIdentifiers": [{"nameIdentifier": "9893", "nameIdentifierScheme": "WEKO"}]}, {"creatorNames": [{"creatorName": "Noguchi, Hiroki"}], "nameIdentifiers": [{"nameIdentifier": "9894", "nameIdentifierScheme": "WEKO"}]}, {"creatorNames": [{"creatorName": "Kawakami, Kentaro"}], "nameIdentifiers": [{"nameIdentifier": "9895", "nameIdentifierScheme": "WEKO"}]}, {"creatorNames": [{"creatorName": "Miyakoshi, Junichi"}], "nameIdentifiers": [{"nameIdentifier": "9896", "nameIdentifierScheme": "WEKO"}]}, {"creatorNames": [{"creatorName": "Mikami, Shinji"}], "nameIdentifiers": [{"nameIdentifier": "9897", "nameIdentifierScheme": "WEKO"}]}, {"creatorNames": [{"creatorName": "Nii, Koji"}], "nameIdentifiers": [{"nameIdentifier": "9898", "nameIdentifierScheme": "WEKO"}]}, {"creatorNames": [{"creatorName": "Kawaguchi, Hiroshi"}], "nameIdentifiers": [{"nameIdentifier": "9899", "nameIdentifierScheme": "WEKO"}]}, {"creatorNames": [{"creatorName": "Yoshimoto, Masahiko"}], "nameIdentifiers": [{"nameIdentifier": "9900", "nameIdentifierScheme": "WEKO"}, {"nameIdentifier": "30324099", "nameIdentifierScheme": "e-Rad", "nameIdentifierURI": "https://kaken.nii.ac.jp/ja/search/?qm=30324099"}, {"nameIdentifier": "30324099", "nameIdentifierScheme": "研究者番号", "nameIdentifierURI": "https://nrid.nii.ac.jp/nrid/1000030324099"}]}]}, "item_files": {"attribute_name": "ファイル情報", "attribute_type": "file", "attribute_value_mlt": [{"accessrole": "open_date", "date": [{"dateType": "Available", "dateValue": "2017-10-03"}], "displaytype": "detail", "download_preview_message": "", "file_order": 0, "filename": "TE-PR-MORITA-Y-060801.pdf", "filesize": [{"value": "511.1 kB"}], "format": "application/pdf", "future_date_message": "", "is_thumbnail": false, "licensetype": "license_free", "mimetype": "application/pdf", "size": 511100.0, "url": {"label": "TE-PR-MORITA-Y-060801.pdf", "url": "https://kanazawa-u.repo.nii.ac.jp/record/7466/files/TE-PR-MORITA-Y-060801.pdf"}, "version_id": "9428d937-b2cf-4c5c-84bb-21d5b1f71d5a"}]}, "item_keyword": {"attribute_name": "キーワード", "attribute_value_mlt": [{"subitem_subject": "DVS", "subitem_subject_scheme": "Other"}, {"subitem_subject": "Low power", "subitem_subject_scheme": "Other"}, {"subitem_subject": "SRAM", "subitem_subject_scheme": "Other"}, {"subitem_subject": "Vth-variation-tolerant", "subitem_subject_scheme": "Other"}]}, "item_language": {"attribute_name": "言語", "attribute_value_mlt": [{"subitem_language": "eng"}]}, "item_resource_type": {"attribute_name": "資源タイプ", "attribute_value_mlt": [{"resourcetype": "journal article", "resourceuri": "http://purl.org/coar/resource_type/c_6501"}]}, "item_title": "A 0.3-V operating, Vth-variation-tolerant SRAM under DVS environment for memory-rich SoC in 90-nm technology era and beyond", "item_titles": {"attribute_name": "タイトル", "attribute_value_mlt": [{"subitem_title": "A 0.3-V operating, Vth-variation-tolerant SRAM under DVS environment for memory-rich SoC in 90-nm technology era and beyond"}]}, "item_type_id": "4", "owner": "3", "path": ["936"], "permalink_uri": "http://hdl.handle.net/2297/7538", "pubdate": {"attribute_name": "公開日", "attribute_value": "2017-10-03"}, "publish_date": "2017-10-03", "publish_status": "0", "recid": "7466", "relation": {}, "relation_version_is_last": true, "title": ["A 0.3-V operating, Vth-variation-tolerant SRAM under DVS environment for memory-rich SoC in 90-nm technology era and beyond"], "weko_shared_id": -1}
A 0.3-V operating, Vth-variation-tolerant SRAM under DVS environment for memory-rich SoC in 90-nm technology era and beyond
http://hdl.handle.net/2297/7538
http://hdl.handle.net/2297/7538381c9576-96be-4a7e-ac08-613ac65d5460
名前 / ファイル | ライセンス | アクション |
---|---|---|
TE-PR-MORITA-Y-060801.pdf (511.1 kB)
|
|
Item type | 学術雑誌論文 / Journal Article(1) | |||||
---|---|---|---|---|---|---|
公開日 | 2017-10-03 | |||||
タイトル | ||||||
タイトル | A 0.3-V operating, Vth-variation-tolerant SRAM under DVS environment for memory-rich SoC in 90-nm technology era and beyond | |||||
言語 | ||||||
言語 | eng | |||||
資源タイプ | ||||||
資源タイプ識別子 | http://purl.org/coar/resource_type/c_6501 | |||||
資源タイプ | journal article | |||||
著者 |
Morita, Yasuhiro
× Morita, Yasuhiro× Fujiwara, Hidehiro× Noguchi, Hiroki× Kawakami, Kentaro× Miyakoshi, Junichi× Mikami, Shinji× Nii, Koji× Kawaguchi, Hiroshi× Yoshimoto, Masahiko |
|||||
提供者所属 | ||||||
内容記述タイプ | Other | |||||
内容記述 | 元・大学院自然科学研究科 | |||||
提供者所属 | ||||||
内容記述タイプ | Other | |||||
内容記述 | 現・神戸大学大学院自然科学研究科 | |||||
書誌情報 |
IEICE Transactions on Fundamentals of Electronics, Communications and Computer Sciences 巻 E89-A, 号 12, p. 3634-3641, 発行日 2006-12-01 |
|||||
ISSN | ||||||
収録物識別子タイプ | ISSN | |||||
収録物識別子 | 0916-8508 | |||||
NCID | ||||||
収録物識別子タイプ | NCID | |||||
収録物識別子 | AA10826239 | |||||
DOI | ||||||
関連タイプ | isVersionOf | |||||
識別子タイプ | DOI | |||||
関連識別子 | 10.1093/ietfec/e89-a.12.3634 | |||||
出版者 | ||||||
出版者 | Oxford University Press | |||||
抄録 | ||||||
内容記述タイプ | Abstract | |||||
内容記述 | We propose a voltage control scheme for 6T SRAM cells that makes a minimum operation voltage down to 0.3 V under DVS environment. A supply voltage to the memory cells and wordline drivers, bitline voltage, and body bias voltage of load pMOSFETs are controlled according to read and write operations, which secures operation margins even at a low operation voltage. A self-aligned timing control with a dummy wordline and its feedback is also introduced to guarantee stable operation in a wide range of the supply voltage. A measurement result of a 64-kb SRAM in a 90-nm process technology shows that a power reduction of 30 can be achieved at 100 MHz. In a 65-nm 64-Mb SRAM, a 74 power saving is expected at 1/6 of the maximum operating frequency. The performance penalty by the proposed scheme is less than 1, and area overhead is 5.6. Copyright © 2006 The Institute of Electronics, Information and Communication Engineers. | |||||
著者版フラグ | ||||||
出版タイプ | AM | |||||
出版タイプResource | http://purl.org/coar/version/c_ab4af688f83e57aa |