Pulse number control of electrical resistance for multi-level storage based on phase change

|            | eng                         |
|------------|-----------------------------|
| 出版者        | :                           |
| 公開日        | : 2017-10-03                |
| キーワ        | ード (Ja):                    |
| キーワ        | ード (En):                    |
| 作成者        | :                           |
| メール        | アドレス:                       |
| 所属:        |                             |
| URL https: | //doi.org/10.24517/00013164 |

This work is licensed under a Creative Commons Attribution-NonCommercial-ShareAlike 3.0 International License.



# Pulse-number control of electrical resistance for multi-level storage based on phase change

# K Nakayama<sup>1</sup>, M Takata<sup>2</sup>, T Kasai<sup>2</sup>, A Kitagawa<sup>2</sup>, J Akita<sup>2</sup>

 $^1$  Graduate School of Health Sciences, Kanazawa University. 5–11–80, Kodatsuno, Kanazawa 920–0942, Japan

<sup>2</sup> Department of Information and Systems Engineering, Kanazawa University, Kakuma, Kanazawa 920–1192, Japan.

E-mail: knaka@kenroku.kanazawa-u.ac.jp

Abstract. Phase change nonvolatile memory devices composed of the SeSbTe chalcogenide semiconductor thin film were fabricated. The resistivity of the SeSbTe system was investigated to apply to multi-level data storage. The chalcogenide semiconductor acts as a programmable resistor that has a large dynamic range. The resistance of the chalcogenide semiconductor can be set in intermediate resistances between the amorphous and crystalline states using electric-pulses of a specified power, and it can be controlled by repetition of the electric pulses. The size of the memory cell used in the present work is 200 nm thick with a contact area of 1  $\mu m \phi$ . The resistance of the chalcogenide semiconductor decreases with an increase in the number of applied pulses. The step-down characteristic of the resistance can be explained as the crystalline region of the active phase change region is increased with an increase in the number of applied pulses. The extent of crystallization was also estimated by the overall resistivity of the active region of the memory cell.

Pulse-number control of electrical resistance for multi-level storage based on phase change2

# 1. Introduction

Phase change (transition) random access memory (PRAM) [1, 2, 3, 4] could potentially substitute all forms of currently available memory devices such as dynamic random access memory (DRAM), static random access memory (SRAM), flash memory and others. PRAM utilizes a thin film chalcogenide semiconductor to store information which has excellent solid state memory properties. Chalcogenide semiconductor (glass) is also used to store information on optical phase change disks such as CD-RW, DVD-RAM and DVD $\pm$ RW. In an optical disk application, a laser beam having variable intensity is used to heat a small value in order to switch the material between the amorphous and crystalline states. PRAM stores data in a similar manner, however, the electrical pulses are used for the reading and writing processes. The digital data of '1' and '0' can be stored as amorphous or crystalline structures because the reflectivity (refraction index) and resistivity of these states are different.

In this paper, an easy way for resistance control of a multi-level cell of PRAM is described. Multi-level cell (MLC) technology enables the realization of nonvolatile memory with greater density and lower cost. The multi-level cell PRAMs (MLC-PRAMs) respond to the performance improvements in products such as cell phones, digital cameras, hand held personal computers, portable audio and visual systems, and car-navigation systems, which have brought significant increases in program size and data size requirements.

The programming method and circuitry of MLC-PRAM devices (2bits/cell) based on phase change were reported in Ref. [5]. In this paper, the characteristics of the resistance change of SeSbTe chalcogenide semiconductor thin film are discussed.

## 2. Multi-level cell PRAM (MLC-PRAM) architecture

## 2.1. Single level cell PRAM

PRAM stores information using structural phase change (from the amorphous to crystalline state and vice versa) in thin film alloys that typically incorporate one or more elements from Column VI of the periodic table, such as Se and/or Te. These alloys are stable in both the crystalline state and amorphous state at room temperature. These two structural states have different electrical conductivity and regions of the alloy material can be switched back and forth between the two states by applying different electrical pulses. The crystallization process and the electric pulse for this operation are called set operation and set pulse, respectively. In the set operation, the sample must be heated up to crystallization temperature (T<sub>c</sub>), and a certain amount of time (t<sub>in</sub>) is required for crystallization at T<sub>c</sub> for amorphous materials [6]. This time is called the induction time [6]. Conversely, the amorphization process and the electric pulse for this operation, the sample must be heated above melting temperature (T<sub>m</sub>) and then rapidly cooled to

room temperature.

The memory cell acts between high and low resistance in a dynamic range of typically more than  $10^2$  times. The digital data of '1' and '0' is stored as the amorphous (low conductivity) or crystalline (high conductivity) states. Information ('1' or '0') stored in the cell is read out by measurement of the cell's resistance.

The details of the write and erase processes are described in Ref.[7]

#### 2.2. Multiple bit per cell of PRAM

The memory cell of PRAM acts between high and low resistance of a very large dynamic range (>100). The resistance of a memory cell can be set in intermediate resistances between the resistance of the amorphous state and the resistance of the crystalline state using certain power pulses. The resistance of the memory cell can be controlled (varied) by the number of set pulses. The ability to attain an intermediate state (resistance) can be explained by the fact that the chalcogenide semiconductor materials can exist in configurations that range from completely amorphous to completely crystalline, including a continuum of structures having partial amorphous and partial crystalline states [12].

The electric pulses which induce partial crystallization are called MLset (Multi-level set) pulses in this paper. The MLset pulse has a lower power than that of the normal set pulse for single level cells (SLC). The applied voltages of  $V_{MLset}$  for MLC and  $V_{set}$  for SLC in this work were 2.7 V and 2.9 V, respectively. The resistance of the memory cell decreases gradually with an increase in the number of MLset pulses. By using this method, the memory cell can be set in small resistance steps. This is not over-writable for programming any logic value. However, this method has an advantage pertaining to the controllability of the resistance of cells, because there is no need to change the voltage of the applied pulses for each state.

## 3. Sample preparation and experiments

In this work, the SeSbTe thin films are used as a phase change material. The SeSbTe alloy[7] was prepared from a highly pure mixture of melted of Se, Sb and Te (99.999 %). Proper quantities (total: 4-6 g) of these elements were sealed in an evacuated quartz ampoule and heated in a rocking furnace of 1173 K for at least 24 h[2, 3, 7].

The electrical conductivity of the amorphous and crystalline states of the SeSbTe thin film were measured for evaporated films with a coplanar electrode configuration[8].

The memory device structure was a simple sandwich structure (metal/chalcogenide semiconductor/metal) as shown in figure 1. The thickness of the SeSbTe films and diameter of the active region were fixed at approximately 200 nm and 1  $\mu$ m, respectively. The composition of the evaporated films is indicated by the composition of the evaporation source, although there might be a slight difference in the composition between the evaporated films and the starting bulk materials. The lower and upper



Figure 1. Schematic cross section of a memory cell. The diameter (a) and thickness of the chalcogenide region were fixed at 1  $\mu$ m and 200 nm, respectively.



Figure 2. Electrical circuit used to control the phase change.  $V_{set}$  and  $V_{reset}$  are driving voltages for the set and reset operations.  $V_{read}$  is the voltage for reading of the sample resistance and is smaller than  $V_{th}$ .  $R_s$  is the current-limiting resistance for the set operation.  $R_c$  is much smaller than the resistance of the sample.  $V_{MLset}$  is the driving voltage for the MLset operation and is set lower than that of general set operation ( $V_{set}$ ).

electrodes act as a heat-sink during the reset operation.

The sample preparation, composition of phase change alloy and structure of memory cells are the same as those of conventional PRAM [7].

Figure 2 shows the basic electrical circuit used to control the phase change between the amorphous and crystalline states. The driving voltages and pulse widths for each operation are controlled by this electric circuit. The resistance of the memory cell is also measured using this electric circuit. The waveforms of the voltage across the sample and the current flowing through the sample were monitored by a digital oscilloscope (HP, HP54540C). In the case of MLset operation,  $V_{MLset}$  is set lower than that of general set operation ( $V_{MLset} < V_{set}$ ).

#### 4. Results

The electrical conductivities of the  $Se_xSb_{30-x}Te_{70}$  thin films at 300K are shown in figure 3. The dynamic ranges of the conductivities of amorphous and crystalline states

Pulse-number control of electrical resistance for multi-level storage based on phase change5



Figure 3. The electrical conductivity of the  $Se_xSb_{30-x}Te_{70}$  thin film.



Figure 4. The pulse number dependency of the sample resistance. The resistance varies from  $41k\Omega$  to  $840\Omega$  with increasing the number of pulses from 0 to 7.

of the Se<sub>15</sub>Sb<sub>15</sub>Te<sub>70</sub> thin films are about  $2.5 \times 10^5$ . The conductivity is decreased with increasing Se contents (at the expense of Sb), however, the conductivity ratio between the crystalline state and amorphous state is kept up within the composition X (10 ~ 30 at%). The large dynamic range shown in figure 3 is one of the great advantages of SeSbTe. Figure 4 shows the pulse number dependencies of the resistance of memory cell using the Se<sub>15</sub>Sb<sub>15</sub>Te<sub>70</sub> thin film. The height of voltage pulse V<sub>MLset</sub> and pulse width  $W_{MLset}$  for every step and the current limiting resistor R<sub>s</sub> were fixed at 2.7 V, 500 ns and 500  $\Omega$ , respectively. The pulse cycles of each of the MLset pulses were long enough for cooling the sample. The resistance varied from 41k $\Omega$  to 840 $\Omega$  by increasing the number of pulses from 0 to 7, Figure 5 shows the voltage and current waveforms of each step. The '(a)' in figure 5 shows the waveforms of the step 'a' in figure 4. Electric pulses



Figure 5. The voltage and current waveforms of each step. The  $V_{MLset}$  and  $W_{MLset}$  of every step pulse and  $R_s$  are fixed at 2.7 V, 500 ns and 500  $\Omega$ , respectively.

were applied to the memory cell, as was shown in figure 5 (a), causing a decrease in the resistance of the memory cell from  $41k\Omega$  to  $11k\Omega$ . The waveforms of (b), (c), (d), (e), (f) and (g) in figure 5 are also shown the voltage and current waveforms of steps 'b', 'c', 'd', 'e', 'f' and 'g' in figure 4. The threshold voltage V<sub>th</sub> was decreased by increasing the number of pulses. The threshold switching phenomena was not clarified, when the number of applied pulses is more than 3 in the case of figure 5.

Pulse-number control of electrical resistance for multi-level storage based on phase change7

## 5. Discussion

It is known that the resistance of thin film chalcogenide semiconductors can be controlled by the current intensity of applied electric pulse [10, 11, 12, 13] and devices can be produced for both binary and multi-level storage [10, 11]. The 4 bits per cell (16 values) are demonstrated in Refs. [10, 12]. However, the extra circuits are required to vary the currents of the applied pulses for each of the bit lines. In comparison with a previous approaches, the method proposed in the present work is feasible, because the pulse power and width are fixed. It is an easy way to control the resistance of the thin film chalcogenide semiconductors by the number of the current pulses [5].

GeSbTe system is generally used as a phase change material of nonvolatile memory and digital versatile disk (DVD) and there are many previous works on the material properties. The SeSbTe system needs longer set operation (< 300 ns) than that of the GeSbTe system (10-100 ns). Although, the  $T_m$  of the SeSbTe system is lower than that of the GeSbTe system [7]. For example, the  $T_m$  of the Se<sub>15</sub>Sb<sub>15</sub>Te<sub>70</sub> and Ge<sub>2</sub>Sb<sub>2</sub>Te<sub>5</sub> are 672 K and 889 K[14], respectively. It indicates that the current and the power consumption for reset operation can be reduced. It is an important feature for the battery drive in mobile devices.

The decrease of the sample resistance MLset operation implies that the crystalline region is increased with an increase in the number of applied pulses. The sample resistance is determined by the volume fraction in each structure. The application of electrical conductivity of the characterization of phase transformation in a two-phase system has been examined by several investigators [16]. In this paper, the extent of crystallization ( $\alpha$ ) was estimated using the following relation:

$$\alpha = \frac{\ln \sigma_m - \ln \sigma_a}{\ln \sigma_c - \ln \sigma_a},\tag{1}$$

where  $\sigma_m$  is the overall electrical conductivity of the programming region of the memory cell and  $\sigma_a$  and  $\sigma_c$  are the electrical conductivity of the amorphous and crystalline state of the chalcogenide semiconductors. Mehta et al [15] and Kotkata et al [16] have used equation 1 to calculate the extent of crystallization in some Se based chalcogenide glasses. Figure 6 shows the pulses number dependence of the extent of crystallization calculated by using equation 1 and figure 4. in the beginning state, over half of the phase change (programming) region was in the crystalline state (the number of pulses: 0). The  $\alpha$  was increased from 0.64 to 0.95 with increasing the number of pulses. The resistance change ( $\Delta R$ ) and the extent of crystallization change ( $\Delta \alpha$ ) were decreased with increasing the number of pulses. It seems that the first  $\Delta R$  of 'a' in figure 4 is sufficient. However, the  $\Delta R$  between the two lowest lying resistance levels seem to be insufficient in terms of size from a practical standpoint, because the MLset pulse was not optimized for MLC in this work. For example, it could be possible that the resistance decreases gently by decreasing  $V_{MLset}$ . The extent of actual phase change carried out occurs in less than half of the portion of the chalcogenide semiconductor region (circled in figure 6). If the region where phase change is actually carried out is expanded,  $\Delta R$ 



Figure 6. The extent of crystallization.

and the value of multi level could be increased.

The stability of the amorphous state of the sample is important for nonvolatile memory, because the data retention time depends on the stability of the amorphous state. This stability depends on the volume of the amorphous state of the sample [18, 19]. Therefore, in the low resistance state, it seems that the retention time becomes short.



Figure 7. The extent of crystallization dependency of the threshold voltage  $V_{\rm th}$ .

Figure 7 shows the  $\alpha$  dependency of the threshold voltage V<sub>th</sub>. The V<sub>th</sub> was decreased with increasing the  $\alpha$  proportionally. It has been demonstrated that the threshold switching transition occurs at a critical value of the electric field  $\epsilon_c$  independent of sample thickness [20]. In other words, the threshold switching voltage V<sub>th</sub> is proportional to the thickness of the amorphous region. It seems that the  $\alpha$  expresses the thickness of the amorphous region roughly. Similar results for Ge<sub>2</sub>Sb<sub>2</sub>Te<sub>5</sub> thin films were reported [21]. It could be deduced from these notions that the V<sub>th</sub> of the sample of the completely amorphous state of the sample (200nm thickness) was 3.2 V. To rephrase, the  $\epsilon_c$  of the Se<sub>15</sub>Sb<sub>15</sub>Te<sub>70</sub> thin film was  $1.6 \times 10^1 \text{ V}/\mu\text{m}$ .

The powers for MLset processes were estimated by using figure 5. When the MLset pulse is applied to the sample, the  $V_{sample}$  rises to the threshold voltage. The time required (t<sub>th</sub>) for the  $V_{sample}$  to rise to  $V_{th}$  depends on the CR time constant of the sample as the current does not flow through the sample for the t<sub>th</sub>. The t<sub>th</sub> of our sample was about 200 ns. The t<sub>th</sub> is a rate limiting factor in the MLset operation. The parasitic capacitance of the memory cell must be reduced for high speed MLset operation. The effective electric power and energy for step 'a' in figure 5 were about 3.8 mW (= 1 V × 3.8 mA) and 0.95 nJ (= 3.8 mW × 250 ns), respectively. These values for electric power and energy for MLset process were 76% and 63%, respectively, of those of the set process for conventional (binary-mode) PRAM. In the SLC, it is important to enlarge the resistance drop by the set pulse. Conversely, it is important to minimize the resistance drop to gain tight control of the resistance in the MLC. Therefore, the power of the set process for SLC is larger than that for MLC.

#### 6. Conclusions

The phase change nonvolatile memory devices composed of the SeSbTe system were fabricated. The memory cell used in the present work is 200 nm thick with a contact area of 0.8  $\mu$ m<sup>2</sup> (diameter : 1  $\mu$ m). The resistance of the memory cell can be controlled by certain voltage pulses. The pulse high V<sub>MLset</sub> and pulse width W<sub>MLset</sub> for MLset process and R<sub>s</sub> were fixed at 2.7 V, 500 ns and 500  $\Omega$ , respectively. The resistance of the sample varies from 41k $\Omega$  to 840 $\Omega$  with increasing applied electric pulses,

#### Acknowledgments

The authors are thankful to Mr. Y. Kakimoto for his help with the measurements.

## References

- [1] Ovshinsky S R 1967 Phys. Rev. Lett. 21 1450
- [2] Nakayama K, Kitagawa T, Ohmura M and Suzuki M 1993 Jpn. J. Appl. Phys. 32 564
- [3] Nakayama K, Kojima K, Hayakawa F, Imai Y, Kitagawa A and Suzuki M 2000 Jpn. J. Appl. Phys. 39 6157
- [4] Gill M, Lowrey M and Park J 2000 IEEE ISSCC 2002 Digest of Technical Papers 202.
- [5] Takata M, Nakayama K, Kasahi T and Kitagawa A 2004 IEICE Trans. Electron. 87-C 1679
- [6] Suzuki M, Hiramoto M, Ogiura M, Kamisaka W and S. Hasegawa 1988 Jpn. J. Appl. Phys. 27 1380
- [7] Nakayama K, Kojima K, Imai Y, Kasai T, Fukushima S, Kitagawa A, Kumeda M and Suzuki M 2003 Jpn. J. Appl. Phys. 42 404
- [8] Gosain D P, Nakamura M, Shimizu T, Suzuki M and Okano S 1989 Jpn. J. Appl. Phys. 28 1013.
- [9] J. Zarzycki 1991 Glasses and Amorphous Materials (VCH Publication Inc., New York) p 389.
- [10] http://www.ovonyx.com/technology.pdf.
- [11] See, for example, U.S. Pat. 5414271.

Pulse-number control of electrical resistance for multi-level storage based on phase change10

- [12] Ovshinsky S R 2004 Jap. J. Appl. Phys. 43 4695
- [13] Nakayama K, doctoral thesis (2003) [in japanese].
- [14] Yamada N, Ohono E, Nishiuchi K and Akahira N 1991 J. Appl. Phys. 69 2849
- [15] N. Mehta, D. Kumar, and A. Kumar 2005 J. of Phys. D 38 3953
- [16] Kotkata M F, El-dib A F, and Gani F A 1985 Mat. Sci. Eng. 72 163
- [17] C. J. van der Poel, D. J. Gravesteijin, W. G. V. M. Rippens, H. T. L. P. Stockx and C. M. J. van Uijen 1986 J. Appl. Phys. 59 1819
- [18] Rosso U, Ielmini D, Redaelli A and Lacaita L. A, 2006 IEEE Trans. Electron Devices 53 3032
- [19] Redaelli A, Ielmini D, Russo U and Lacaita L. A 2006 IEEE Trans. Electron Devices 53 3040
- [20] Adler D, Shur M S, Siver M, Obshinsky S R 1980 J. Apply. Phys. 51 3289
- [21] Ielmini D, Lacaita L. A, Pirovano A, Pellizzer F and BeZ R 2004 IEEE Electron device Lett. 25 507