{"created":"2023-07-27T06:24:47.439159+00:00","id":7841,"links":{},"metadata":{"_buckets":{"deposit":"ee5b3d71-47a2-4223-b589-e16c1057dca2"},"_deposit":{"created_by":3,"id":"7841","owners":[3],"pid":{"revision_id":0,"type":"depid","value":"7841"},"status":"published"},"_oai":{"id":"oai:kanazawa-u.repo.nii.ac.jp:00007841","sets":["4163:4171:4187"]},"author_link":["10704","10701","535","10702","2278","10703","10705","10706","10707","2717"],"item_8_biblio_info_8":{"attribute_name":"書誌情報","attribute_value_mlt":[{"bibliographicIssueDates":{"bibliographicIssueDate":"2010-01-01","bibliographicIssueDateType":"Issued"},"bibliographicIssueNumber":"5603927","bibliographicPageEnd":"76","bibliographicPageStart":"73","bibliographicVolumeNumber":"NEWCAS2010","bibliographic_titles":[{"bibliographic_title":"Proceedings of the 8th IEEE International NEWCAS Conference"}]}]},"item_8_creator_33":{"attribute_name":"著者別表示","attribute_type":"creator","attribute_value_mlt":[{"creatorNames":[{"creatorName":"深山, 正幸 "}],"nameIdentifiers":[{},{}]},{"creatorNames":[{"creatorName":"松田, 吉雄 "}],"nameIdentifiers":[{},{}]}]},"item_8_description_21":{"attribute_name":"抄録","attribute_value_mlt":[{"subitem_description":"The SRAM operating margin in 65nm technology is analyzed. The peak characteristic in the read margin versus the supply voltage was found to be caused by the channel length modulation effect. Controlling the memory cell virtual ground line proved to be effective in enlarging the operating margin simultaneously in the read and the write operations. A simple o ptimum circuit which does not require any dynamic voltage c ontrol is proposed, realizing an improvement in the operating m argin comparable to conventional circuits requiring dynamic voltage control. © 2010 IEEE.","subitem_description_type":"Abstract"}]},"item_8_description_5":{"attribute_name":"提供者所属","attribute_value_mlt":[{"subitem_description":"金沢大学理工研究域電子情報学系","subitem_description_type":"Other"}]},"item_8_identifier_registration":{"attribute_name":"ID登録","attribute_value_mlt":[{"subitem_identifier_reg_text":"10.24517/00007828","subitem_identifier_reg_type":"JaLC"}]},"item_8_publisher_17":{"attribute_name":"出版者","attribute_value_mlt":[{"subitem_publisher":"IEEE = Institute of Electrical and Electronics Engineers"}]},"item_8_relation_12":{"attribute_name":"DOI","attribute_value_mlt":[{"subitem_relation_type":"isIdenticalTo","subitem_relation_type_id":{"subitem_relation_type_id_text":"10.1109/NEWCAS.2010.5603927","subitem_relation_type_select":"DOI"}}]},"item_8_version_type_25":{"attribute_name":"著者版フラグ","attribute_value_mlt":[{"subitem_version_resource":"http://purl.org/coar/version/c_970fb48d4fbd8a85","subitem_version_type":"VoR"}]},"item_creator":{"attribute_name":"著者","attribute_type":"creator","attribute_value_mlt":[{"creatorNames":[{"creatorName":"Makino, Hiroshi"}],"nameIdentifiers":[{}]},{"creatorNames":[{"creatorName":"Kusumoto, Takahito"}],"nameIdentifiers":[{}]},{"creatorNames":[{"creatorName":"Nakata, Shunji"}],"nameIdentifiers":[{}]},{"creatorNames":[{"creatorName":"Mutoh, Shinichiro"}],"nameIdentifiers":[{}]},{"creatorNames":[{"creatorName":"Miyama, Masayuki"}],"nameIdentifiers":[{},{},{}]},{"creatorNames":[{"creatorName":"Yoshimura, Tsutomu"}],"nameIdentifiers":[{}]},{"creatorNames":[{"creatorName":"Iwade, Shuhei"}],"nameIdentifiers":[{}]},{"creatorNames":[{"creatorName":"Matsuda, Yoshio"}],"nameIdentifiers":[{},{},{}]}]},"item_files":{"attribute_name":"ファイル情報","attribute_type":"file","attribute_value_mlt":[{"accessrole":"open_date","date":[{"dateType":"Available","dateValue":"2017-10-03"}],"displaytype":"detail","filename":"ME-PR-MATSUDA-Y-5603927.pdf","filesize":[{"value":"390.7 kB"}],"format":"application/pdf","licensetype":"license_11","mimetype":"application/pdf","url":{"label":"ME-PR-MATSUDA-Y-5603927.pdf","url":"https://kanazawa-u.repo.nii.ac.jp/record/7841/files/ME-PR-MATSUDA-Y-5603927.pdf"},"version_id":"d2e22301-02a1-4d60-9e15-b900a7ea20ff"}]},"item_language":{"attribute_name":"言語","attribute_value_mlt":[{"subitem_language":"eng"}]},"item_resource_type":{"attribute_name":"資源タイプ","attribute_value_mlt":[{"resourcetype":"conference paper","resourceuri":"http://purl.org/coar/resource_type/c_5794"}]},"item_title":"Simultaneous enlargement of SRAM read/write noise margin by controlling virtual ground lines","item_titles":{"attribute_name":"タイトル","attribute_value_mlt":[{"subitem_title":"Simultaneous enlargement of SRAM read/write noise margin by controlling virtual ground lines"}]},"item_type_id":"8","owner":"3","path":["4187"],"pubdate":{"attribute_name":"公開日","attribute_value":"2017-10-03"},"publish_date":"2017-10-03","publish_status":"0","recid":"7841","relation_version_is_last":true,"title":["Simultaneous enlargement of SRAM read/write noise margin by controlling virtual ground lines"],"weko_creator_id":"3","weko_shared_id":3},"updated":"2023-07-27T10:34:41.282657+00:00"}