{"created":"2023-07-27T06:24:58.661225+00:00","id":8087,"links":{},"metadata":{"_buckets":{"deposit":"8a5ed048-79cf-47f1-8261-93c26b239ea1"},"_deposit":{"created_by":3,"id":"8087","owners":[3],"pid":{"revision_id":0,"type":"depid","value":"8087"},"status":"published"},"_oai":{"id":"oai:kanazawa-u.repo.nii.ac.jp:00008087","sets":["4163:4171:4187","934:935:936"]},"author_link":["11184","535","11183","2278","10707","2717"],"item_8_biblio_info_8":{"attribute_name":"書誌情報","attribute_value_mlt":[{"bibliographicIssueDates":{"bibliographicIssueDate":"2009-01-01","bibliographicIssueDateType":"Issued"},"bibliographicIssueNumber":"5403917","bibliographicPageEnd":"452","bibliographicPageStart":"449","bibliographic_titles":[{"bibliographic_title":"ISIC-2009 - 12th International Symposium on Integrated Circuits, Proceedings"}]}]},"item_8_creator_33":{"attribute_name":"著者別表示","attribute_type":"creator","attribute_value_mlt":[{"creatorNames":[{"creatorName":"深山, 正幸 "}],"nameIdentifiers":[{},{}]},{"creatorNames":[{"creatorName":"松田, 吉雄 "}],"nameIdentifiers":[{},{}]}]},"item_8_description_21":{"attribute_name":"抄録","attribute_value_mlt":[{"subitem_description":"This paper proposes a VLSI architecture for VGA 30 fps video segmentation with affine motion model estimation. The adopted algorithm is formulated as a contextual statistical labeling problem exploiting multiscale Markov random field (MRF) models. The algorithm optimization for VLSI implementation is characterized by image division method, ICM labeling limited to region boundary, and omission of motion models estimation for new regions. The optimization reduces the computational costs by 82 %, the amount of memory by 95 %, and the amount of data traffic by 99 % without accuracy degradation. The VLSI architecture is characterized by pipeline processing of the divided images, concurrent motion models estimation for multiple regions, and a common processing element of update and detection labeling. The architecture enables VGA 30 fps video segmentation with 167 MHz frequency. The estimated core area using 0.18μm technology is 30 mm2. This processor is applicable to the video recognition applications such as vehicle safety, robot, and surveillance systems under the restriction of energy consumption.","subitem_description_type":"Abstract"}]},"item_8_description_5":{"attribute_name":"提供者所属","attribute_value_mlt":[{"subitem_description":"金沢大学理工研究域電子情報学系","subitem_description_type":"Other"}]},"item_8_identifier_registration":{"attribute_name":"ID登録","attribute_value_mlt":[{"subitem_identifier_reg_text":"10.24517/00008074","subitem_identifier_reg_type":"JaLC"}]},"item_8_publisher_17":{"attribute_name":"出版者","attribute_value_mlt":[{"subitem_publisher":"IEEE = Institute of Electrical and Electronics Engineers"}]},"item_8_version_type_25":{"attribute_name":"著者版フラグ","attribute_value_mlt":[{"subitem_version_resource":"http://purl.org/coar/version/c_970fb48d4fbd8a85","subitem_version_type":"VoR"}]},"item_creator":{"attribute_name":"著者","attribute_type":"creator","attribute_value_mlt":[{"creatorNames":[{"creatorName":"Miyama, Masayuki"}],"nameIdentifiers":[{},{},{}]},{"creatorNames":[{"creatorName":"Yunbe, Yoshiki"}],"nameIdentifiers":[{}]},{"creatorNames":[{"creatorName":"Togo, Kouji"}],"nameIdentifiers":[{}]},{"creatorNames":[{"creatorName":"Matsuda, Yoshio"}],"nameIdentifiers":[{},{},{}]}]},"item_files":{"attribute_name":"ファイル情報","attribute_type":"file","attribute_value_mlt":[{"accessrole":"open_date","date":[{"dateType":"Available","dateValue":"2017-10-03"}],"displaytype":"detail","filename":"TE-PR-MIYAMA-M-449.pdf","filesize":[{"value":"599.1 kB"}],"format":"application/pdf","licensetype":"license_11","mimetype":"application/pdf","url":{"label":"TE-PR-MIYAMA-M-449.pdf","url":"https://kanazawa-u.repo.nii.ac.jp/record/8087/files/TE-PR-MIYAMA-M-449.pdf"},"version_id":"744e6d9d-3086-49cb-9434-5792fee73fce"}]},"item_language":{"attribute_name":"言語","attribute_value_mlt":[{"subitem_language":"eng"}]},"item_resource_type":{"attribute_name":"資源タイプ","attribute_value_mlt":[{"resourcetype":"conference paper","resourceuri":"http://purl.org/coar/resource_type/c_5794"}]},"item_title":"A VLSI architecture for VGA 30 fps video segmentation with affine motion model estimation","item_titles":{"attribute_name":"タイトル","attribute_value_mlt":[{"subitem_title":"A VLSI architecture for VGA 30 fps video segmentation with affine motion model estimation"}]},"item_type_id":"8","owner":"3","path":["936","4187"],"pubdate":{"attribute_name":"公開日","attribute_value":"2017-10-03"},"publish_date":"2017-10-03","publish_status":"0","recid":"8087","relation_version_is_last":true,"title":["A VLSI architecture for VGA 30 fps video segmentation with affine motion model estimation"],"weko_creator_id":"3","weko_shared_id":3},"updated":"2023-07-27T10:34:37.089554+00:00"}