{"created":"2023-07-27T06:26:11.699695+00:00","id":9811,"links":{},"metadata":{"_buckets":{"deposit":"eeaeb10d-d674-47e1-b358-8bc9c67c0f60"},"_deposit":{"created_by":3,"id":"9811","owners":[3],"pid":{"revision_id":0,"type":"depid","value":"9811"},"status":"published"},"_oai":{"id":"oai:kanazawa-u.repo.nii.ac.jp:00009811","sets":["4163:4171:4187"]},"author_link":["535","2278","14361","10707","2717","14360"],"item_8_biblio_info_8":{"attribute_name":"書誌情報","attribute_value_mlt":[{"bibliographicIssueDates":{"bibliographicIssueDate":"2009-01-01","bibliographicIssueDateType":"Issued"},"bibliographicPageEnd":"396","bibliographicPageStart":"393","bibliographicVolumeNumber":"2009","bibliographic_titles":[{"bibliographic_title":"Proceedings - IEEE International Symposium on Circuits and Systems"}]}]},"item_8_creator_33":{"attribute_name":"著者別表示","attribute_type":"creator","attribute_value_mlt":[{"creatorNames":[{"creatorName":"深山, 正幸 "}],"nameIdentifiers":[{},{}]},{"creatorNames":[{"creatorName":"松田, 吉雄 "}],"nameIdentifiers":[{},{}]}]},"item_8_description_21":{"attribute_name":"抄録","attribute_value_mlt":[{"subitem_description":"An adiabatic 1-kb SRAM circuit was designed, which enables gradual charging during writing and reading while maintaining a large VDD so that the problems of VT variation and electromigration in the nanocircuit can be resolved. In the writing mode, the voltage of the memory cell power line is reduced to ground gradually using a high-resistivity nMOSFET, and we turn off the nMOSFET so that the memory cell power line is set in a high-impedance state. Then, we can write data easily by inputting adiabatic signal from one bit line, while the other bit line is set to ground. For reading, a verifying operation is proposed for resolving the electromigration problem. The word line voltage is changed stepwise while the voltages of the bit lines are verified. The reading method enables a gradual current flow in the memory cell. We designed the cell layout and found that there is no area penalty. In addition, a new charge recycle circuit with tank capacitors is proposed. ©2009 IEEE.","subitem_description_type":"Abstract"}]},"item_8_description_5":{"attribute_name":"提供者所属","attribute_value_mlt":[{"subitem_description":"金沢大学理工研究域電子情報学系","subitem_description_type":"Other"}]},"item_8_identifier_registration":{"attribute_name":"ID登録","attribute_value_mlt":[{"subitem_identifier_reg_text":"10.24517/00009798","subitem_identifier_reg_type":"JaLC"}]},"item_8_publisher_17":{"attribute_name":"出版者","attribute_value_mlt":[{"subitem_publisher":"IEEE = Institute of Electrical and Electronics Engineers"}]},"item_8_relation_12":{"attribute_name":"DOI","attribute_value_mlt":[{"subitem_relation_type":"isIdenticalTo","subitem_relation_type_id":{"subitem_relation_type_id_text":"10.1109/ISCAS.2009.5117768","subitem_relation_type_select":"DOI"}}]},"item_8_relation_27":{"attribute_name":"シリーズ","attribute_value_mlt":[{"subitem_relation_name":[{"subitem_relation_name_text":"5117768"}]}]},"item_8_source_id_9":{"attribute_name":"ISSN","attribute_value_mlt":[{"subitem_source_identifier":"0271-4310","subitem_source_identifier_type":"ISSN"}]},"item_8_version_type_25":{"attribute_name":"著者版フラグ","attribute_value_mlt":[{"subitem_version_resource":"http://purl.org/coar/version/c_970fb48d4fbd8a85","subitem_version_type":"VoR"}]},"item_creator":{"attribute_name":"著者","attribute_type":"creator","attribute_value_mlt":[{"creatorNames":[{"creatorName":"Nakata, S."}],"nameIdentifiers":[{}]},{"creatorNames":[{"creatorName":"Kusumoto, Takahito"}],"nameIdentifiers":[{}]},{"creatorNames":[{"creatorName":"Miyama, Masayuki"}],"nameIdentifiers":[{},{},{}]},{"creatorNames":[{"creatorName":"Matsuda, Yoshio"}],"nameIdentifiers":[{},{},{}]}]},"item_files":{"attribute_name":"ファイル情報","attribute_type":"file","attribute_value_mlt":[{"accessrole":"open_date","date":[{"dateType":"Available","dateValue":"2017-10-03"}],"displaytype":"detail","filename":"TE-PR-MATSUDA-Y-393.pdf","filesize":[{"value":"905.2 kB"}],"format":"application/pdf","licensetype":"license_11","mimetype":"application/pdf","url":{"label":"TE-PR-MATSUDA-Y-393.pdf","url":"https://kanazawa-u.repo.nii.ac.jp/record/9811/files/TE-PR-MATSUDA-Y-393.pdf"},"version_id":"38ea8775-13b1-4101-b9a2-0888bb0a20f9"}]},"item_language":{"attribute_name":"言語","attribute_value_mlt":[{"subitem_language":"eng"}]},"item_resource_type":{"attribute_name":"資源タイプ","attribute_value_mlt":[{"resourcetype":"conference paper","resourceuri":"http://purl.org/coar/resource_type/c_5794"}]},"item_title":"Adiabatic SRAM with a large margin of VT variation by controlling the cell-power-line and word-line voltage","item_titles":{"attribute_name":"タイトル","attribute_value_mlt":[{"subitem_title":"Adiabatic SRAM with a large margin of VT variation by controlling the cell-power-line and word-line voltage"}]},"item_type_id":"8","owner":"3","path":["4187"],"pubdate":{"attribute_name":"公開日","attribute_value":"2017-10-03"},"publish_date":"2017-10-03","publish_status":"0","recid":"9811","relation_version_is_last":true,"title":["Adiabatic SRAM with a large margin of VT variation by controlling the cell-power-line and word-line voltage"],"weko_creator_id":"3","weko_shared_id":3},"updated":"2023-07-27T10:34:39.564085+00:00"}